## Sample questions paper

| 1. The Stack follows the sequence                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a) first-in-first-out                                                                                                                                                           |
| b) first-in-last-out                                                                                                                                                            |
| c) last-in-first-out                                                                                                                                                            |
| d) last-in-last-out                                                                                                                                                             |
| 2. If the processor is executing the main program that calls a subroutine, then after executing the main program up to the CALL instruction, the control will be transferred to |
| a) address of main program                                                                                                                                                      |
| b) subroutine address                                                                                                                                                           |
| c) address of CALL instruction                                                                                                                                                  |
| d) none of the mentioned                                                                                                                                                        |
| 3. The stack is useful for                                                                                                                                                      |
| a) storing the register status of the processor                                                                                                                                 |
| b) temporary storage of data                                                                                                                                                    |
| c) storing contents of registers temporarily inside the CPU                                                                                                                     |
| d) all of the mentioned                                                                                                                                                         |
| 4. The process of storing the data in the stack is called the stack.                                                                                                            |
| a) pulling into                                                                                                                                                                 |
| b) pulling out                                                                                                                                                                  |
| c) pushing into                                                                                                                                                                 |
| d) popping into                                                                                                                                                                 |
| 5. The reverse process of transferring the data back from the stack to the CPU register is known as                                                                             |
| a) pulling out the stack                                                                                                                                                        |
| b) pushing out the stack                                                                                                                                                        |
| c) popping out the stack                                                                                                                                                        |
| d) popping off the stack                                                                                                                                                        |
| 6. The books arranged one on the other on a table is an example of                                                                                                              |
| a) queue                                                                                                                                                                        |
| b) queue and first-in-first out                                                                                                                                                 |

| c) stack                                                                         |
|----------------------------------------------------------------------------------|
| d) stack and last-in-first-out                                                   |
| 7. In a J-K Flip Flop the function K=J' is used to realize                       |
| A T-Flip-Flop                                                                    |
| B S-R Flip-Flop                                                                  |
| C D-Flip-Flop                                                                    |
| D M/S J-K Flip-Flop                                                              |
|                                                                                  |
| 8. A Toggle Flip-Flop can be constructed using a J-K Flip-Flop by connecting the |
| A Toggle input to J and inverted form of toggle input to K                       |
| B The toggle input to J                                                          |
| C Inverted form of toggle input to K                                             |
| D None of the above                                                              |
|                                                                                  |
| 9. Which Logic circuit would you use for addressing memory?                      |
| A Full adder                                                                     |
| B Multiplexer                                                                    |
| C Decoder                                                                        |
| D Direct memory access circuit                                                   |
|                                                                                  |
| 10 are arithmetic gates                                                          |
| NOT                                                                              |
| NAND & NOR                                                                       |
| X-OR & X-NOR                                                                     |
| NOT, AND, & OR                                                                   |
|                                                                                  |
|                                                                                  |
| 11. Combinational logic is used to                                               |
| Compute outputs                                                                  |
| Compute new states                                                               |

Both a and b

## None of the above

| 12                    | _ are the methods used to represent negative integer numbers                                                 |
|-----------------------|--------------------------------------------------------------------------------------------------------------|
| 1's complim           | ent                                                                                                          |
| Sign magnit           | ude                                                                                                          |
| 2's complim           | ent                                                                                                          |
| All of the a          | bove                                                                                                         |
| Which of the          | e following combinational circuit selects binary information from one of many input lines                    |
| and directs it        | to a single output line?                                                                                     |
| A. Encoder.           |                                                                                                              |
| B. Decoder.           |                                                                                                              |
| C. Demultiple         | exer.                                                                                                        |
| D. Multiplexe         | er.                                                                                                          |
| ANSWER: D             |                                                                                                              |
|                       | and subtraction operations can be combined into one common circuit by including a gate with each full adder. |
| A. exclusive-0        | DR.                                                                                                          |
| B. AND.               |                                                                                                              |
| C. OR.                |                                                                                                              |
| D. NAND.              |                                                                                                              |
| ANSWER: A             |                                                                                                              |
| The storage retrieved | devices that stores information in a manner that the item stored last in first item                          |
| is                    | <u>-</u> •                                                                                                   |
| A. queue.             |                                                                                                              |
| B. stack.             |                                                                                                              |
| C. CPU.               |                                                                                                              |
| D. register.          |                                                                                                              |

| SP stands for                                         |
|-------------------------------------------------------|
| A. Storage Pointer.                                   |
| B. Seek Pointer.                                      |
| C. Stack Pointer.                                     |
| D. Synchronous Pointer.                               |
| ANSWER: C                                             |
|                                                       |
| The expansion of RPN is                               |
| A. Reverse Polish Notation.                           |
| B. Review Polish Notation.                            |
| C. Reverse Pointer Notation.                          |
| D. Review Pointer Notation.                           |
| ANSWER: A                                             |
|                                                       |
| . The notation A+B is                                 |
| A. prefix notation.                                   |
| B. postfix notation.                                  |
| C. infix notation.                                    |
| D. none of these.                                     |
| ANSWER: C                                             |
|                                                       |
| ADD R1, A, B is                                       |
| A. zero address instruction format.                   |
| B. one address instruction format.                    |
| C. two address instruction format.                    |
| D. three address instruction format.                  |
| ANSWER: D                                             |
|                                                       |
| . RISC stands forA. Reduced Instruction Set Computer. |

ANSWER: B

| B. Reverse Instruction Set Computer.                                                     |
|------------------------------------------------------------------------------------------|
| C. Reduced Implied Set Computer.                                                         |
| D. Reverse Implied Set Computer.                                                         |
| ANSWER: A                                                                                |
|                                                                                          |
| . The mode in which the effective address is equal to the address part of instruction is |
| A. indirect addressing mode.                                                             |
| B. direct addressing mode.                                                               |
| C. register addressing mode.                                                             |
| D. relative addressing mode.                                                             |
| ANSWER: B                                                                                |
|                                                                                          |
| The instruction that performs arithmetic, logic and shift operations are                 |
| A. data transfer instruction.                                                            |
| B. data manipulation instruction.                                                        |
| C. register transfer instruction.                                                        |
| D. program control instruction.                                                          |
| ANSWER: B                                                                                |
|                                                                                          |
| The instruction provides decision making capabilities are                                |
| A. data transfer instruction.                                                            |
| B. data manipulation instruction.                                                        |
| C. register transfer instruction.                                                        |
| D. program control instruction.                                                          |
| ANSWER: D                                                                                |
|                                                                                          |
| The contains an address to specify the desired location in the memory.                   |
| A. word count register.                                                                  |
| B. address register.                                                                     |
| C. control register.                                                                     |
| D. none of the above.                                                                    |

| The notation AB+ is                                                                    |
|----------------------------------------------------------------------------------------|
| A. prefix notation.                                                                    |
| B. postfix notation.                                                                   |
| C. arithmetic notation.                                                                |
| D. infix notation.                                                                     |
| ANSWER: B                                                                              |
|                                                                                        |
| The field that specifies the way the operand or the effective address is determined is |
| A. processor field.                                                                    |
| B. mode field.                                                                         |
| C. operation code field.                                                               |
| D. address field.                                                                      |
| ANSWER: C                                                                              |
|                                                                                        |
| The NOT gate is also called                                                            |
| A. AND gate.                                                                           |
| B. NAND gate.                                                                          |
| C. XOR gate.                                                                           |
| D. Inverter.                                                                           |
| ANSWER: D                                                                              |
|                                                                                        |
| TOS represents                                                                         |
| A. Top Of Simulator.                                                                   |
| B. Top Of Stack.                                                                       |
| C. Top Of Storage.                                                                     |
| D. Top Of System.                                                                      |
| ANSWER: B                                                                              |
|                                                                                        |
| The 10's complement of a decimal number is equal to its                                |

ANSWER: B

| A. 9's complement + 1.                                                                            |
|---------------------------------------------------------------------------------------------------|
| B. 9's complement – 1.                                                                            |
| C. 8's complement + 2.                                                                            |
| D. 8's complement – 2.                                                                            |
| ANSWER: A                                                                                         |
|                                                                                                   |
| AR represents                                                                                     |
| A. Auto Register.                                                                                 |
| B. Address Register.                                                                              |
| C. Auxiliary Register.                                                                            |
| D. Associate Register.ANSWER: B                                                                   |
|                                                                                                   |
| . The addressing mode where the controls of an index register is added to the address part of the |
| instruction                                                                                       |
| A. relative addressing mode.                                                                      |
| B. direct addressing mode.                                                                        |
| C. indexed addressing mode.                                                                       |
| D. immediate addressing mode.                                                                     |
| ANSWER: B                                                                                         |
|                                                                                                   |
| The instructions that perform binary operations on strings of bits stored in registers            |
| A. logical instructions.                                                                          |
| B. shift instructions.                                                                            |
| C. arithmetic instructions.                                                                       |
| D. complement instructions.                                                                       |
| ANSWER: A                                                                                         |
|                                                                                                   |
|                                                                                                   |
| The holds the number of words to be transferred to the memory.                                    |
| A. word count register.                                                                           |
| B. address register.                                                                              |

| C. control register.                                                                  |
|---------------------------------------------------------------------------------------|
| D. program register.                                                                  |
| ANSWER: A                                                                             |
|                                                                                       |
| The NOR gate produce the output 1, if                                                 |
| A. $X = Y = 0$ .                                                                      |
| B. X=1, Y=0.                                                                          |
| C. X=0, Y=1.                                                                          |
| D. X = Y = 1.                                                                         |
| ANSWER: A                                                                             |
|                                                                                       |
| In half adder, carry will be 1, when                                                  |
| A. $X = Y = 0$ .                                                                      |
| B. X=0, Y=1.                                                                          |
| C. X=1, Y=0.                                                                          |
| D. X = Y = 1.                                                                         |
| ANSWER: D                                                                             |
|                                                                                       |
| The flip flop used to synchronize the state change during a clock pulse transition is |
| A. JK flip flop.                                                                      |
| B. T flip flop.                                                                       |
| C. edge triggered flip flop.                                                          |
| D. RS flip flop.                                                                      |
| ANSWER: C                                                                             |